# A Delay-based Transceiver with Over-current Protection for ECU Nodes in Automobile FlexRay Systems<sup>1</sup>

Chih-Lin Chen, *Student Member, IEEE,* Zong-You Hou, Sheng-Chih Lin, and Chua-Chin Wang<sup>2</sup>, *Senior Member, IEEE* 

Abstract –This work presents a FlexRay Transceiver (FRT) used in an in-vehicle network compliant with the latest FlexRay physical layer standards. The proposed FRT utilizes a delay-based mechanism to reduce glitches. Besides, an Over-current Protection (OCP) circuit is included to avoid short-circuit hazard. The proposed is implemented on silicon using a typical 0.18  $\mu$ m CMOS process. The total core area is 0.774 × 0.565 mm<sup>2</sup> and the power consumption is 158.4 mW at 10 Mbps data rate.

Key word: FlexRay, transceiver, Over-current Protection.

## I. INTRODUCTION

FlexRay V3.0.1 is the latest communication protocol [1] proposed by several automobile power houses, including BMW, Daimler-Chrysler, General Motors, Freescale, Philips, Bosch, Volkswagen, etc., in 2010. Recently, many researches regarding the FlexRay transceiver have been publicized [2]-[3]. According to FlexRay specification, a robust FlexRay transceiver is required to include a Bus Failure Detector (BFD) and short-circuit protection. A BFD is in charge of detecting whether buses are shorted to VDD or GND, which usually utilizes a voltage comparison method to distinguish bus status. However, BFD could generate a wrong warning signal if a glitch or large over-shoot voltage caused by the power MOS or switches' transitions accidently appear on bus [2]. Therefore, we propose a delay-based method in FlexRay transceivers to prevent such a situation. Besides, according to FlexRay specifications, the maximum output current limit of the transceivers is 60 mA no matter the buses are shorted to VDD, GND, or other buses. Thus, an Over-current Protection is needed in the transceivers. After the bus current is scaled down by a current mirror, we utilize a Current Bias Circuit, which generates a 60 µA current, and a current comparator to realize the required Over-current Protection on silicon.

#### II. DELAY-BASED TRANSCEIVER WITH OVER-CURRENT PROTECTION FOR FLEXRAY STSTEMS

Fig. 1 shows the proposed FlexRay Transceiver (FRT) design, including a Transmitter (Tx), a Receiver (Rx), Bus Failure Detector, a Current Bias Circuit (CBC), and a Voltage Bias Circuit (VBC). Tx is in charge of transmitting data on bus (BP/BM), where an Over-current Protection (OCP) is needed to avoid short-circuit hazard. Rx and Bus Failure Detector (BFD) are used to receive data and monitor bus status, respectively. Whenever BFD detects any short-circuit alarm on bus, BFD sends a warning to upper level as well as the controller (not shown). Notably, VBC and CBC generate a reference voltage, Bias\_2V=2 V, and a reference current, Bias\_60 $\mu$ A=60  $\mu$ A, to Tx and Over-current Protection, respectively.



Fig. 1. Explosive view of FlexRay Transceiver (FRT).

The proposed delay-based Transmitter and Over-current Protection are shown in Fig. 2. The transitions of power PMOS transistors (e.g., LH0~LH3) and power NMOS transistors (e.g., LL0~LL3) can not be synchronized perfectly. A large current will be generated on BP and BM if they are accidently turned on at the same time. That is, a "glitch" is generated. A delay switch design (i.e., RH, RL, LH, and LL) are added to reduce the glitch. Besides, the power PMOS and NMOS transistors are equally divided into many transistors, i.e., M102 ~ M117. Because the size of each transistor is small and the transition time of gate drive thereof also is equally delayed, no large current will be resulted in BP and BM. Take M110 ~ M113 as an example. Buffer N1, Buffer N2, and Buffer N3 provide different delays to drive the gate of M111, M112, and M113, respectively. The power transistors, M110~M113, are turned on step by step. An illustration in Fig. 3 shows the timing waveform of Buff N1~ Buff N3, and the without (prior work) and with (this work) glitch reduction. The glitch will be apparently eliminated by properly delaying the transition time of each power MOS.

As mentioned, the absolute maximum output current limit is 60 mA when the bus is shorted. Fig. 2 shows Over-current Protection (OCP) circuit to detect such a current limit. We use M119 as a current-mirror to scale down M118's tail current ( $\leq 60$  mA) to 1/1000, which is supposed to be 60  $\mu$ A at most. A Current Bias Circuit without BJTs based on [4] generating a reference 60  $\mu$ A current (Bias\_60 $\mu$ A) is included in FRT. When the I<sub>tail,M119</sub> is equal to or over Bias\_60 $\mu$ A, OCP sends a signal, "Over-Current" to turn off Tx.

#### III. IMPLEMENTATION AND MEASUREMENT RESULT

The proposed FRT, including Tx/Rx, Bus Failure Detector, Voltage Bias Circuit, and Current Bias Circuit, is carried out

<sup>&</sup>lt;sup>1</sup>This investigation is supported by National Science Council, Taiwan, under grant NSC99-2221-E-110-082-MY3.

<sup>&</sup>lt;sup>2</sup>C.-C. Wang, C.-L. Chen, Z.-Y. Hou, and S.-C. Lin are with Department of Electrical Engineering, National Sun Yat-Sen University, 80424, Taiwan. (email: ccwang@ee.nsysu.edu.tw)



Fig. 2. The schematic of delay-based transceiver with over-current protection.



(without and with).

using a typical 0.18 µm CMOS process. Fig. 4 shows the measurement set-up and readings, including all instruments, die photo, and measured waveforms. The total core area on silicon is 0.774 x 0.565 mm<sup>2</sup>. The function generator, AFG 3252, generates a pair of Data0\_control and Data1\_control to FRT. The oscilloscope shows the BP and BM signals decoded by DPO 4AUTOMAX Automotive, which match the decoded Rdata by Rx. Therefore, the functionality of our proposed design is proved. Table I shows the comparison between the required FlexRay V3.0.1 specification and the measurement results of our FRT to prove that all of required transceiver specifications are met. Table II shows the performance comparison of the proposed FRT with our previous FlexRay transceiver design [2].

# TABLE I Specification of the proposed FRT

| FLEXRAY TX SPECIFICATIONS V3.0.1       |                        | MEAS.<br>RESULTS |
|----------------------------------------|------------------------|------------------|
| Absolute value of uBus while sending   | $600\sim 2000\ mV$     | 1520 mV          |
| Absolute value of uBus while Idle (mV) | $0 \sim 30 \text{ mV}$ | 13.1 mV          |
| Transmitter delay negative edge (ns)   | < 75 ns                | 5.18 ns          |
| Transmitter delay positive edge (ns)   | < 75 ns                | 4.35 ns          |
| Transmitter delay Mismatch (ns)        | < 4 ns                 | 0.73 ns          |
| Receiver delay, negative edge (ns)     | 75 ns                  | 6.95 ns          |
| Receiver delay, positive edge (ns)     | 75 ns                  | 6.30 ns          |
| Receiver delay mismatch (ns)           | 5 ns                   | 0.65 ns          |
| Throughput (Mbps)                      | 10 Mbps                | 10 Mbps          |



Fig. 4. The measurement set-up, die photo, and measured waveform of the proposed system.

| COMPARISON TABLE OF THE PROPOSED FRT AND PRIOR WORK |                                 |                                 |  |
|-----------------------------------------------------|---------------------------------|---------------------------------|--|
|                                                     | This work                       | [2]                             |  |
| Technology                                          | Typical 0.18 μm<br>CMOS process | Typical 0.18 µm<br>CMOS process |  |
| FlexRay version                                     | V3.0.1                          | V2.1B                           |  |
| Core area                                           | 0.43731 mm <sup>2</sup>         | $0.117 \text{ mm}^2$            |  |
| Data rate                                           | 10 Mbps                         | 10 Mbps                         |  |
| Input voltage                                       | 1.8 V DC &<br>3.3 V DC          | 1.8 V DC &<br>3.3 V DC          |  |
| Bus Failure Detection (BFD)                         | Yes                             | No                              |  |
| Over-current Protection (OCP)                       | Yes                             | No                              |  |
| Glitch reduction                                    | Yes                             | No                              |  |
| Power consumption (each FRT)                        | 158.4 mW                        | 43.01 mW                        |  |

TABLE II Comparison table of the proposed FRT and prior woi

## REFERENCES

- [1] FlexRay Communication System Electrical Physical Layer Specification V3.0.1 (http://www.flexray.com), 2010.
- [2] C.-C. Wang, C.-L. Chen, J.-J. Li, and G.-N. Sung, "A low power wake up detector for ECU nodes in an automobile FlexRay system," in *Proc.* 2011 IEEE ICCE, pp. 519-520, Jan. 2011.
- [3] S.-H. Zheng, Z.-M. Lin, D.-C. Liaw, "Transceiver design for the bus driver of the FlexRay communication system," in *Proc. of SICE Annual Conf.*, pp. 3625-3630, Aug. 2010.
- [4] S. Sengupta, K. Saurabh, and P.E. Allen, "A process ,voltage ,and temperature compensated CMOS constant current reference," in *Proc. IEEE Int. Symp. on Circuits and Systems (ISCAS)*, vol. 1, pp. I-325-I-328, Sep. 2004.